## Department of Electronic and Telecommunication Engineering

## University of Moratuwa, Sri Lanka

EN3030 - Circuits and System Design



# FPGA Based Processor Design

**Project Report - Group 28** 

| Group Member          | Index   |
|-----------------------|---------|
| H. W. C. Sauranga     | 180574K |
| H. D. M. Premathilaka | 180497C |
| H. K. C. A. Sandeepa  | 180564F |
| P. Samarasingha       | 180554B |

This report is submitted in partial fulfillment of the requirements for the module EN 3030 – Circuits and Systems Design.

Date of Submission: July 11, 2022

#### **Abstract**

Over the past few decades, field-programmable gate array (FPGA) has become a popular platform for digital design implementations due to its versatility. This report is based on designing a processor that would down-sample a 256 by 256 image by a factor of 2. This report includes the algorithms, proposed 'Instruction Set Architecture (ISA), the functionality of individual modules, supplementary resources used during the designing process, and a comparison of downsampled images using other techniques. Vivado 2018.2, ModelSim 20.1 were utilized to compile and simulate the Verilog modules and Python was used as the software framework.

## Contents

| Lis | st of Figures                                        | 3  |
|-----|------------------------------------------------------|----|
| Lis | st of Tables                                         | 4  |
| 1   | Introduction                                         | 5  |
|     | 1.1 Overview on Processor Design                     | 5  |
|     | 1.1.1 Central Processing Unit (CPU)                  | 5  |
|     |                                                      | 5  |
|     | 1                                                    |    |
|     | 1.2 Problem Statement                                | 6  |
|     | 1.2.1 Proposed Solution                              | 6  |
| 2   | Algorithm                                            | 6  |
|     | 2.1 Kernel Algorithm                                 | 6  |
|     | 2.2 Down-sampling Algorithm                          | 8  |
|     | 2.3 Integrated filtering and down-sampling algorithm |    |
| 3   | Instruction Set Architecture                         | 10 |
| J   | 3.1 Data Path                                        | 11 |
|     | 3.2 Instruction Set                                  | 11 |
|     |                                                      | 13 |
|     | 1                                                    |    |
|     | 3.4 Control Unit                                     | 13 |
|     | 3.4.1 Arithmetic & Logic Unit                        | 15 |
|     | 3.4.2 Write Enable Signals : C Bus                   | 15 |
|     | 3.4.3 Memory Signals                                 | 15 |
|     | 3.4.4 Read Enable Signals : B Bus                    | 16 |
|     | 3.5 Assembly Code of The Algorithm                   | 16 |
|     | 3.6 Instruction Cycle                                | 21 |
| 4   | Modules                                              | 24 |
|     | 4.1 16 -Bit General Purpose Registers (GPR)          | 24 |
|     | 4.2 Arithmetic & Logic Unit                          |    |
|     | 4.3 Control Unit                                     |    |
|     | 4.4 Decoder                                          |    |
|     | 4.5 IRAM                                             |    |
|     | 4.6 State Control                                    | 27 |
|     | 4.7 DRAM                                             | 28 |
|     | 4.8 MAR                                              | 29 |
|     |                                                      | 29 |
|     |                                                      |    |
|     | 4.10 MBRU                                            | 30 |
|     | 4.11 PC                                              | 31 |
|     | 4.12 Overview of The Processor                       | 32 |
|     | 4.13 Overview of The Designed CPU                    | 32 |
| 5   | Testing and Simulations                              | 33 |
| 6   | Results and Error Analysis                           | 34 |
| 7   | Summary                                              | 36 |
| 8   | Discussion                                           | 37 |

| A  | pendices                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 38         |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| A  | Python Scripts : Image to Text Conversion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 38         |
|    | A.0.1 Imports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            |
|    | A.0.2 Loading the original image                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |            |
|    | A.0.3 Preprocessing the image                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            |
|    | A.0.4 Image to text conversion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |
| B  | Python Scripts: Text to Image Conversion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 39         |
|    | B.0.1 Imports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            |
|    | B.0.2 Text to array conversion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            |
|    | B.0.3 Preprocessing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |            |
|    | B.0.4 Saving the image                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | . 40       |
| C  | Python Scripts : Error Analysis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 40         |
|    | C.0.1 Imports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            |
|    | C.0.2 Loading the original image                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . 40       |
|    | C.0.3 Downsampling the original image                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | . 41       |
|    | C.0.4 Loading the downsampled image (From the processor)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | . 41       |
|    | C.0.5 Error analysis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | . 41       |
| D  | Verilog Scripts: Processor and Its Modules                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 42         |
| E  | Verilog Scripts : DRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 55         |
| F  | Verilog Scripts : State Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 56         |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |
| G  | Verilog Scripts : Clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 57         |
| Н  | Verilog Scripts : Master                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 58         |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |
| Li | st of Figures                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            |
|    | 1 Block Diagram of a CPU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | . 5        |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |
|    | <ul><li>2 Flow Diagram of Solution</li><li>3 A Visual Representation of a Gaussian Kernel</li><li></li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |            |
|    | 4 A Visual Representation of Down-Sampling Algorithm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |            |
|    | 5 A Visual Representation of Filtering + Down-Sampling Algorithm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |            |
|    | 6 Data Path of The Processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |            |
|    | 7 Microinstruction Sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |            |
|    | 8 ALU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |            |
|    | 9 Block Diagram : General Purpose Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |            |
|    | 10 Block Diagram : ALU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |            |
|    | 11 Block Diagram: Control Unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            |
|    | 12 Block Diagram: Decoder                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |            |
|    | 13 Block Diagram: IRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |            |
|    | 14 Block Diagram: State Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |
|    | 15 Block Diagram: DRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |            |
|    | 16 Block Diagram : MAR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |            |
|    | 17 Block Diagram: MDR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |            |
|    | 18 Block Diagram: MBRU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | . ∠೨<br>ՉՈ |
|    | 19 Block Diagram : PC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |            |
|    | 12 DIVIN DWITHIN I COLOR OLD COLOR C |            |

| 20               | Block Diagram: Processor             | 3           | 52             |
|------------------|--------------------------------------|-------------|----------------|
| 21               | Block Diagram : Designed CPU         | 3           | 32             |
| 22               | Processor Simulations                | 3           | 3              |
| 23               | Original Image                       | 3           | 35             |
| 24               | Downsampled Image from The Processor | 3           | 35             |
| 25               | Downsampled Image Using OpenCV       | 3           | 35             |
|                  |                                      |             |                |
| List o           | of Tables  Gaussian Kernel           |             | 7              |
| List o           | Gaussian Kernel                      | 1           | 2              |
| 1                | Gaussian Kernel                      | 1<br>1      | 2<br>4         |
| 1 2              | Gaussian Kernel                      | 1<br>1<br>1 | 2<br>4<br>5    |
| 1<br>2<br>3      | Gaussian Kernel                      | 1<br>1<br>1 | 12<br>14<br>15 |
| 1<br>2<br>3<br>4 | Gaussian Kernel                      | 1 1 1 1     | 12<br>15<br>15 |

## 1 Introduction

### 1.1 Overview on Processor Design

#### 1.1.1 Central Processing Unit (CPU)



Figure 1: Block Diagram of a CPU

A simple overview of a CPU is represented in the above diagram. The central processing unit can be considered as the brain of the circuitry that coordinates and conducts arithmetic as well as logical operations to produce the desired outputs for a given input to the system. The CPU consists of an arithmetic and logic unit(ALU), control unit, registers, and interconnections.

#### 1.1.2 Microprocessor

Microprocessors are Central Processing Units (CPUs) for computers that are constructed from a single Integrated Circuit (IC). Microcomputer refers to a digital computer with a single CPU-functioning microprocessor. It is a programmable, multipurpose, clock-driven, register-based electrical device that accepts binary data as input, processes the data in accordance with the instructions, and outputs the results. It reads binary instructions from a storage device called memory. Millions of small parts, including transistors, registers, and diodes, all work together in the microprocessor.

#### Features of Microprocessor

- 1. Low Cost Because of advances in integrated circuit technology, microprocessors are quite inexpensive. It will make computer systems less expensive
- 2. High Speed The microprocessor's technology allows it to operate at a high rate of speed. It has a million instructions per second processing speed
- 3. Small Size Due to very large scale and ultra large scale integration technology, a microprocessor can be manufactured with a very small footprint
- 4. Versatile Microprocessors are adaptable because they can run multiple programs on the same chip

5. Low Power Consumption - Microchips are utilizing metal oxide semiconductor innovation, which consumes less power

#### 1.2 Problem Statement

The project requirement is to design and simulate/implement a processor that could down-sample a given 256x256 image by a factor of 2. That is, to obtain a 128x128 image from the input image. The input image needs to be sent to the processor where the image is down-sampled and once finished, the results should be sent back for display purposes.

#### 1.2.1 Proposed Solution

The images are 2D/ 3D arrays with elements having values from 0-255. Yet, from the processor's perspective, the image can't be treated as a 2D/3D array. Thus, the image needs to be flattened into a 1D array initially. We are planning to do the conversion using Python/MATLAB. Once flattened, the 1D array is then transmitted and saved into the RAM.

Now, before down-sampling the image, it is a must to pass it through an LPF to avoid aliasing. A common LPF is a Gaussian kernel. Thus, the array would be convolved with the Gaussian kernel, down-sampled, and will be stored in the memory where the resulting values are transmitted back to the computer to display the final image.



Figure 2: Flow Diagram of Solution

## 2 Algorithm

#### 2.1 Kernel Algorithm



Figure 3: A Visual Representation of a Gaussian Kernel

In image processing, Gaussian kernels and mean kernels are used as low pass filters. But Gaussian kernels are generally preferred over mean kernels as they preserve locality by assigning weights to neighbor pixels based on the distance from the neighbor pixels to the

center pixel. The 2D Gaussian kernel equation is given as follows.

$$q(x,y) = \frac{1}{\sqrt{2\pi\sigma^2}} \exp\left(-\frac{(x^2 + y^2)}{2\sigma^2}\right) \tag{1}$$

As a result, the high-frequency components of the original image are suppressed, preparing the image for down-sampling. The following 3 by 3 discrete Gaussian Kernel approximation was utilized because the processor we created only supports integers and not a true Gaussian Kernel.

| 1 | 2 | 1 |
|---|---|---|
| 2 | 4 | 2 |
| 1 | 2 | 1 |

Table 1: Gaussian Kernel

To LPF the image, the above Gaussian kernel needs to be convolved with the image. The advantages of the above-modified filter are two folds.

- 1. All the elements are powers of 2
- 2. The Sum of the kernel elements is 16 which is a power of 2

Owing to these reasons, we don't need to store the kernel in the memory. We can simply multiply the relevant pixel values by 2 or 4 using left shift and get the average using right shift. 2D convolution (g(x,y)) of an image (I(x,y)) can be represented by the following equation.

$$(I * g)(x,y) = \sum_{-\infty}^{\infty} \sum_{-\infty}^{\infty} I(x - u, y - v)g(u,v)$$
 (2)

## 2.2 Down-sampling Algorithm

Since 256x256 images are being used, it is not necessary to use interpolating algorithms to down-sample the image. To avoid unnecessary complexity, a simple down-sampling algorithm is utilized. The down-sampling algorithm is illustrated in the diagram below.



Figure 4: A Visual Representation of Down-Sampling Algorithm

## 2.3 Integrated filtering and down-sampling algorithm

As we are down-sampling the image, it is not essential to convolve all the image pixels. The time incurred for the task can be reduced if the convolution is carried out only for the pixels that would be there in the final image. This is achieved by convolving the image with the 3x3 kernel with a stride of 2. This concept is widely used in convolutional neural networks. The new task flow would be as follows.



Figure 5: A Visual Representation of Filtering + Down-Sampling Algorithm

Let's say L = 256 (image width). Let the image reshaped to 1D array be I and the resulting imaging be J. The algorithm to be followed for the combined procedure is as follows.

## **Algorithm 1** Filtering + Down-sampling Algorithm

```
procedure IMAGE DOWN-SAMPLING WITH FILTERING
    DI \leftarrow \text{empty array}
                                                  ▷ Empty image array to store down-sampled data
    C1 \leftarrow L + 2

    Starting row pixel number

    C2 \leftarrow 2
                                                                               C3 \leftarrow 1
    E \leftarrow L \times (L-2)
                                                                     while C1 < E do
        if C2 == L then
                                                                               ▷ Checking end of the row
            C1 \leftarrow C1 + (L+2)
            C2 \leftarrow 2
        end if
                                                                     ⊳ Start convolution with stride = 2
        total \leftarrow 0
        total \leftarrow total + I[C1 - L - 1] \times 1
        total \leftarrow total + I[C1 - L] \times 2
        total \leftarrow total + I[C1 - L + 1] \times 1
        total \leftarrow total + I[C1 - 1] \times 2
        total \leftarrow total + I[C1] \times 4
        total \leftarrow total + I[C1 + 1] \times 2
        total \leftarrow total + I[C1 + L - 1] \times 1
        total \leftarrow total + I[C1 + L] \times 2
        total \leftarrow total + I[C1 + L + 1] \times 1
        DI[C3] \leftarrow \frac{total}{14}
        C1 \leftarrow C1 + 2
        C2 \leftarrow C2 + 2
        C3 \leftarrow C3 + 1
    end while
    I \leftarrow \text{reshaped DI}
                                                              ▶ Reshaped Down-sampled image array
end procedure
```

Since the terms C1, C2, C3, E, L, and T(total) are used frequently, we decided to allocate General Purpose Registers to each of them.

## 3 Instruction Set Architecture

The abstract model of a computer includes an Instruction Set Architecture (ISA) that specifies how the CPU is controlled by the software. The ISA serves as a conduit between the hardware and the software, defining both the tasks the processor can perform and how they are carried out. ISA generally includes,

- *Instruction set (Assembly language instructions)*
- *Registers and their uses*
- Register sizes
- *Information necessary to interact with memory*

The following are some of the register sizes, memory sizes, and address widths proposed to design the image down-sampling processor.

- **Data Memory** Data memory is used to hold the pixel values of the 256 by 256 image. As we need to store values such as  $65024(256 \times (256 2))$ , the width of a memory unit is 16bits. Since we need 65536 locations, the selected address width is 16bits.
- **Instruction Memory** *Instruction memory harbors the assembly code of the algorithm that is used to down-sample the image. This ROM block is essentially 8 by 256 (word size = 8 and depth = 256) in size.*
- **Program Counter (PC)** The program counter is a register that is dedicated to keeping track of the next instruction to be fetched. We have decided to use an 8-bit register for PC.
- **Memory Buffer Register Unit (MBRU)** The 8-bit register loads and keeps the location of the instruction to be decoded.
- **Memory Address Register (MAR)** *MAR is a 16-bit register that contains the address of the memory where data is read from/written to.*
- **Memory Data Register (MDR)** MDR is an 8bit register that contains the data that is read from/written to the memory.
- L, C1, C2, C3, T, E Registers These 16-bit general purpose registers are utilized in storing the intermediate values in the process.
- Arithmetic and Logical Unit (ALU) This performs all the arithmetic and logical operations that are required to filter and down-sample the image. The inputs are provided by the A(Accumulator) and B buses, and the C bus is set aside for the ALU's output. Four control bits from the control unit are supplied into the ALU, instructing it to carry out the necessary task.
- Accumulator (AC) The 16-bit register with a direct connection to the ALU.
- **Control Store** According to the input given by the MBRU, this sends all the control signals to the CPU.
- **A, B, C Buses** Data is transmitted between the Data Memory, Instruction Memory, ALU, and set of registers using these 16-bit parallel wired connections.

#### 3.1 Data Path

An overview of the data path that would facilitate the data/ instruction exchange between the memory, ALU, and the registers is illustrated in the following figure.



Figure 6: Data Path of The Processor

#### 3.2 Instruction Set

The instructions that are included in the instruction set act as the building blocks of the assembly code. The following table (2) summarizes the set of instructions that was used when implementing the processor.

Note: The instructions and their corresponding microinstructions presented in the mid-review report were amended. This report includes the finalized instruction set

Table 2: Instruction Set of The Downsampling Processor

| IRAM Address | Instruction | Microinstruction(s) | Description                                |
|--------------|-------------|---------------------|--------------------------------------------|
|              |             |                     | •                                          |
| 0            | FETCH       | FETCH1              | $MBRU \leftarrow IRAM[PC]; FETCH$          |
| 1            |             | FETCH2              | $PC \leftarrow PC + 1$                     |
| 2            | NOP         | NOP                 | No Operation                               |
| 3            | LDAC        | LDAC1               | $MDR \leftarrow DRAM[MAR]; READ$           |
| 4            |             | LDAC2               | $AC \leftarrow MDR$                        |
| 5            | STAC        | STAC1               | $MDR \leftarrow AC$                        |
| 6            |             | STAC2               | $DRAM[MAR \leftarrow MDR; WRITE$           |
| 7            | CLAC        | CLAC                | $AC \leftarrow 0, Z \leftarrow 1$          |
| 8            | MVACMAR     | MVACMAR             | $MAR \leftarrow AC$                        |
| 9            | MVACC1      | MVACC1              | $C1 \leftarrow AC$                         |
| 10           | MVACC2      | MVACC2              | $C2 \leftarrow AC$                         |
| 11           | MVACC3      | MVACC3              | $C3 \leftarrow AC$                         |
| 12           | MVACL       | MVACL               | $L \leftarrow AC$                          |
| 13           | MVACE       | MVACE               | $E \leftarrow AC$                          |
| 14           | MVACT       | MVACT               | $T \leftarrow AC$                          |
| 15           | MVC1        | MVC1                | $AC \leftarrow C1$                         |
| 16           | MVC2        | MVC2                | $AC \leftarrow C2$                         |
| 17           | MVC3        | MVC3                | $AC \leftarrow C3$                         |
| 18           | MVCT        | MVCT                | $AC \leftarrow T$                          |
| 19           | INAC        | INAC                | $AC \leftarrow AC + 1$                     |
| 20           | DEAC        | DEAC                | $AC \leftarrow AC - 1$ ; if ac=0, then z=1 |
| 21           | ADDT        | ADDT                | $AC \leftarrow AC + T$                     |
| 22           | ADDL        | ADDL                | $AC \leftarrow AC + L$                     |
| 23           | SUBE        | SUBE                | $AC \leftarrow AC - E$ ; if AC=0, then Z=1 |
| 24           | SUBL        | SUBL                | $AC \leftarrow AC - L$ ; if ac=0, then z=1 |
| 25           | DIV         | DIV                 | $AC \leftarrow AC \gg 4$                   |
| 26           | MUL2        | MUL2                | $AC \leftarrow AC \ll 1$                   |
| 27           | MUL4        | MUL4                | $AC \leftarrow AC \ll 2$                   |
| 28           | MUL256      | MUL256              | $AC \leftarrow AC \ll 8$                   |
| 29           | JUMP        | JUMP1               | $MBRU \leftarrow IRAM[PC]; FETCH$          |
| 30           |             | JUMP2               | $C \leftarrow MBRU$                        |
| 31           |             | JUMP3               | $PC \leftarrow C$                          |
| 32           | JMPZ        | JMPZ1               |                                            |
| 33           |             | JMPZN1              | $PC \leftarrow PC + 1$                     |
| 34           |             | JMPZY1              | $MBRU \leftarrow IRAM[PC]; FETCH$          |
| 35           |             | JMPZY2              | $C \leftarrow MBRU$                        |
| 36           |             | JMPZY3              | $PC \leftarrow C$                          |
| 37           | JMNZ        | JMNZ1               |                                            |
| 38           |             | JMNZY1              | $PC \leftarrow PC + 1$                     |
| 39           |             | JMNZN1              | $MBRU \leftarrow IRAM[PC]; FETCH$          |
| 40           |             | JMNZN2              | $C \leftarrow MBRU$                        |
| 41           |             | JMNZN3              | $PC \leftarrow C$                          |
| 42           | MVL         | MVL                 | $AC \leftarrow L$                          |

## 3.3 Microinstruction Sequence



Figure 7: Microinstruction Sequence

#### 3.4 Control Unit

The control unit comprises all possible combinations of control signals that govern the behaviour of other modules in the processor such as the ALU, MDR, AC, general purpose regiters, etc. Each control signal is 30-bit long and when an instruction is transmitted to the CU, the corresponding microinstruction is looked up in the control unit. The following table represents the control unit look-up-table.

Table 3: Control Unit LUT

| Next Address | ALU  | Write Enable<br>Signal : C Bus | Memory<br>Signal | PC | Read Enable<br>Signal : B Bus |
|--------------|------|--------------------------------|------------------|----|-------------------------------|
| 00000001     | 0000 | 0000000000                     | 100              | 0  | 0000                          |
| xxxxxxxx     | 0000 | 000000000                      | 000              | 1  | 0000                          |
| 00000010     | 0000 | 000000000                      | 000              | 0  | 0000                          |
| 00000100     | 0000 | 000000000                      | 010              | 0  | 0000                          |
| 00000000     | 0100 | 000000001                      | 000              | 0  | 0001                          |
| 00000110     | 0011 | 0100000000                     | 000              | 0  | 0000                          |
| 00000000     | 0000 | 000000000                      | 001              | 0  | 0000                          |
| 00000000     | 1011 | 000000001                      | 000              | 0  | 0000                          |
| 00000000     | 0011 | 1000000000                     | 000              | 0  | 0000                          |
| 00000000     | 0011 | 0000100000                     | 000              | 0  | 0000                          |
| 00000000     | 0011 | 0000010000                     | 000              | 0  | 0000                          |
| 00000000     | 0011 | 0000001000                     | 000              | 0  | 0000                          |
| 00000000     | 0011 | 0001000000                     | 000              | 0  | 0000                          |
| 00000000     | 0011 | 000000010                      | 000              | 0  | 0000                          |
| 00000000     | 0011 | 000000100                      | 000              | 0  | 0000                          |
| 00000000     | 0100 | 0000000001                     | 000              | 0  | 0101                          |
| 00000000     | 0100 | 0000000001                     | 000              | 0  | 0110                          |
| 00000000     | 0100 | 0000000001                     | 000              | 0  | 0111                          |
| 00000000     | 0100 | 0000000001                     | 000              | 0  | 1000                          |
| 00000000     | 0101 | 0000000001                     | 000              | 0  | 0000                          |
| 00000000     | 0110 | 0000000001                     | 000              | 0  | 0000                          |
| 00000000     | 0001 | 000000001                      | 000              | 0  | 1000                          |
| 00000000     | 0001 | 000000001                      | 000              | 0  | 0100                          |
| 00000000     | 0010 | 0000000001                     | 000              | 0  | 1001                          |
| 00000000     | 0010 | 000000001                      | 000              | 0  | 0100                          |
| 00000000     | 1010 | 000000001                      | 000              | 0  | 0000                          |
| 00000000     | 0111 | 000000001                      | 000              | 0  | 0000                          |
| 00000000     | 1000 | 0000000001                     | 000              | 0  | 0000                          |
| 00000000     | 1001 | 000000001                      | 000              | 0  | 0000                          |
| 00011110     | 0000 | 000000000                      | 100              | 0  | 0000                          |
| 00011111     | 0100 | 0000000000                     | 000              | 0  | 0011                          |
| 00000000     | 0000 | 0010000000                     | 000              | 0  | 0000                          |
| XXXXXXXX     | 0000 | 000000000                      | 000              | 0  | 0000                          |
| 00000000     | 0000 | 000000000                      | 000              | 1  | 0000                          |
| 00100011     | 0000 | 000000000                      | 100              | 0  | 0000                          |
| 00100100     | 0100 | 0000000000                     | 000              | 0  | 0011                          |
| 00000000     | 0000 | 0010000000                     | 000              | 0  | 0000                          |
| XXXXXXXX     | 0000 | 0000000000                     | 000              | 0  | 0000                          |
| 00000000     | 0000 | 0000000000                     | 000              | 1  | 0000                          |
| 00101000     | 0000 | 0000000000                     | 100              | 0  | 0000                          |
| 00101001     | 0100 | 0000000000                     | 000              | 0  | 0011                          |
| 00000000     | 0000 | 0010000000                     | 000              | 0  | 0000                          |
| 00000000     | 0100 | 0000000001                     | 000              | 0  | 0100                          |

## 3.4.1 Arithmetic & Logic Unit



Figure 8: ALU

The ALU is responsible for carrying out the arithmetic operations. The operands for the arithmetic operations are fed to the ALU via the A and B buses. The result is transferred to the C bus and a Z flag is used to indicate whether the output is zero or not. The mathematical operation to be executed is decided by the 4-bit control signal from the control unit.

| <b>ALU Operation</b> | Description                          | <b>Control Signal</b> |
|----------------------|--------------------------------------|-----------------------|
| NONE                 | No ALU operation                     | 4b'0000               |
| ADD                  | C = A + B                            | 4b'0001               |
| SUB                  | C = A - B; IF $C = 0$ , THEN $Z = 1$ | 4b'0010               |
| PASSATOC             | C = A                                | 4b'0011               |
| PASSBTOC             | C = B                                | 4b'0100               |
| INCAC                | C = A + 1                            | 4b'0101               |
| DECAC                | C = A - 1; IF $C = 0$ , THEN $Z = 1$ | 4b'0110               |
| LSHIFT1              | $C = A \ll 1$                        | 4b'0111               |
| LSHIFT2              | $C = A \ll 2$                        | 4b'1000               |
| LSHIFT8              | $C = A \ll 8$                        | 4b'1001               |
| RSHIFT4              | $C = A \gg 4$                        | 4b'1010               |
| RESET                | C = 0                                | 4b'1011               |

Table 4: ALU Control Signals: Microinstruction[21:18]

## 3.4.2 Write Enable Signals : C Bus

The bits numbered from 8 to 17 (10 bits) of the microinstruction are allocated to indicate the registers to which the results from the ALU operation are written. The order of the relevant registers are indicated in the diagram below.

Table 5: Write Enable Signal: Microinstruction[17:8]

#### 3.4.3 Memory Signals

The memory signal component of the microinstruction corresponds to fetching, reading from the data memory and writing to the data memory.

Table 6: *Memory Signal: Microinstruction*[7:5]

| FETCH | READ | WRITE |
|-------|------|-------|
|-------|------|-------|

#### 3.4.4 Read Enable Signals: B Bus

Multiple registers (i.e. MDR, PC, MBRU, and the general purpose registers) are connected to the B bus. Accordingly, it is important to ensure that only one register could release a value that is being held, into the B bus, at a given instance. Accordingly, a few bits of the microinstruction are allocated to handle the register selection.

Table 7: Read Enable Signal: Microinstruction[3:0]

| Register | Control Signal |
|----------|----------------|
| NONE     | 4b'0000        |
| MDR      | 4b'0001        |
| PC       | 4b'0010        |
| MBRU     | 4b'0011        |
| L        | 4b'0100        |
| C1       | 4b'0101        |
| C2       | 4b'0110        |
| C3       | 4b'0111        |
| T        | 4b'1000        |
| Е        | 4b'1001        |

## 3.5 Assembly Code of The Algorithm

When implementing the processor, the instructions involved in carrying out the task (instructions related to the algorithm and their order) should be stored in the instruction memory. The assembly code is generated using the instructions defined in the ISA and it's a mere representation of the algorithm steps, in assembly language. When the processor functions, the program counter will indicate or point to the next instruction to be fetched. The following list contains the assembly code.

| Setting the initial values of C1, C2, C3, L |                                              |
|---------------------------------------------|----------------------------------------------|
| ROM[0] = CLAC                               | $\triangleright AC \leftarrow 0$             |
| ROM[1] = MVACMAR                            | $\triangleright MAR \leftarrow AC$           |
| ROM[2] = LDAC                               | $\triangleright AC \leftarrow DRAM[MAR = 0]$ |
| ROM[3] = INAC                               | $\triangleright AC \leftarrow AC + 1$        |
| ROM[4] = MVACL                              | $\triangleright L \leftarrow AC(L = 256)$    |
| ROM[5] = MVL                                | $\triangleright$ $AC \leftarrow L$           |
| ROM[6] = INAC                               | $\triangleright AC \leftarrow AC + 1$        |
| ROM[7] = INAC                               | $\triangleright AC \leftarrow AC + 1$        |
| ROM[8] = MVACC1                             | $\triangleright C1 \leftarrow AC(C1 = 258)$  |

```
\triangleright AC \leftarrow 0
ROM[9] = CLAC
                                                                                                  \triangleright AC \leftarrow AC + 1
ROM[10] = INAC
                                                                                            \triangleright C3 \leftarrow AC(C3 = 1)
ROM[11] = MVACC3
                                                                                                           \triangleright AC \leftarrow 0
ROM[12] = CLAC
ROM[13] = INAC
                                                                                                  \triangleright AC \leftarrow AC + 1
ROM[14] = INAC
                                                                                                  \triangleright AC \leftarrow AC + 1
                                                                                            \triangleright C2 \leftarrow AC(C2 = 2)
ROM[15] = MVACC2
...... Setting the value of reg E = L \times (L-2)
ROM[16] = MVL
                                                                                                          \triangleright AC \leftarrow L
ROM[17] = DEAC
                                                                                                  \triangleright AC \leftarrow AC - 1
                                                                                                  \triangleright AC \leftarrow AC - 1
ROM[18] = DEAC
ROM[19] = MUL256
                                                                                               \triangleright AC \leftarrow AC \times 256
ROM[20] = MVACE
                                                                                         \triangleright E \leftarrow AC(E = 65024)
                                                                                                           \triangleright AC \leftarrow 0
ROM[21] = CLAC
ROM[22] = MVACT
                                                                                               \triangleright T \leftarrow AC(T=0)
..... Total \leftarrow Total + Top left pixel
                                                                                                        \triangleright AC \leftarrow C1
ROM[23] = MVC1
ROM[24] = SUBL
                                                                                                  \triangleright AC \leftarrow AC - L
ROM[25] = DEAC
                                                                                                  \triangleright AC \leftarrow AC - 1
                                                                                                    \triangleright MAR \leftarrow AC
ROM[26] = MVACMAR
                                                                    \triangleright AC \leftarrow DRAM[MAR](top left pixel)
ROM[27] = LDAC
ROM[28] = ADDT
                                                                                                  \triangleright AC \leftarrow AC + T
                                                                                                          \triangleright T \leftarrow AC
ROM[29] = MVACT
...... Total \leftarrow Total + (2 \times Top mid pixel)
                                                                                                        \triangleright AC \leftarrow C1
ROM[30] = MVC1
ROM[31] = SUBL
                                                                                                  \triangleright AC \leftarrow AC - L
ROM[32] = MVACMAR
                                                                                                    \triangleright MAR \leftarrow AC
ROM[33] = LDAC
                                                                   \triangleright AC \leftarrow DRAM[MAR](top mid pixel)
                                                                                                  \triangleright AC \leftarrow AC \times 2
ROM[34] = MUL2
                                                                                                  \triangleright AC \leftarrow AC + T
ROM[35] = ADDT
```

```
..... Total \leftarrow Total + Top right pixel
                                                                                                       \triangleright AC \leftarrow C1
ROM[37] = MVC1
ROM[38] = SUBL
                                                                                                \triangleright AC \leftarrow AC - L
ROM[39] = INAC
                                                                                                 \triangleright AC \leftarrow AC + 1
                                                                                                   \triangleright MAR \leftarrow AC
ROM[40] = MVACMAR
ROM[41] = LDAC
                                                                 \triangleright AC \leftarrow DRAM[MAR](top right pixel)
                                                                                                \triangleright AC \leftarrow AC + T
ROM[42] = ADDT
                                                                                                        \triangleright T \leftarrow AC
ROM[43] = MVACT
..... Total \leftarrow Total + (2 \times Mid left pixel)
ROM[44] = MVC1
                                                                                                       \triangleright AC \leftarrow C1
ROM[45] = DEAC
                                                                                                 \triangleright AC \leftarrow AC - 1
ROM[46] = MVACMAR
                                                                                                   \triangleright MAR \leftarrow AC
                                                                  \triangleright AC \leftarrow DRAM[MAR](mid left pixel)
ROM[47] = LDAC
                                                                                                 \triangleright AC \leftarrow AC \times 2
ROM[48] = MUL2
ROM[49] = ADDT
                                                                                                \triangleright AC \leftarrow AC + T
                                                                                                         \triangleright T \leftarrow AC
ROM[50] = MVACT
...... Total \leftarrow Total + (4 \times Centre pixel)
ROM[51] = MVC1
                                                                                                       \triangleright AC \leftarrow C1
                                                                                                   \triangleright MAR \leftarrow AC
ROM[52] = MVACMAR
                                                                     \triangleright AC \leftarrow DRAM[MAR](centre pixel)
ROM[53] = LDAC
ROM[54] = MUL4
                                                                                                 \triangleright AC \leftarrow AC \times 4
                                                                                               \triangleright AC \leftarrow AC + T4
ROM[55] = ADDT
                                                                                                         \triangleright T \leftarrow AC
ROM[56] = MVACT
...... Total \leftarrow Total + (2 \times Mid right pixel)
ROM[57] = MVC1
                                                                                                       \triangleright AC \leftarrow C1
ROM[58] = INAC
                                                                                                 \triangleright AC \leftarrow AC + 1
ROM[59] = MVACMAR
                                                                                                   \triangleright MAR \leftarrow AC
                                                                \triangleright AC \leftarrow DRAM[MAR](mid right pixel)
ROM[60] = LDAC
                                                                                                 \triangleright AC \leftarrow AC \times 2
ROM[61] = MUL2
```

 $\triangleright T \leftarrow AC$ 

ROM[36] = MVACT

```
ROM[62] = ADDT
                                                                                                \triangleright AC \leftarrow AC + T
                                                                                                        \triangleright T \leftarrow AC
ROM[63] = MVACT
...... Total \leftarrow Total + Bottom left pixel
ROM[64] = MVC1
                                                                                                       \triangleright AC \leftarrow C1
ROM[65] = ADDL
                                                                                                \triangleright AC \leftarrow AC + L
                                                                                                 \triangleright AC \leftarrow AC - 1
ROM[66] = DEAC
ROM[67] = MVACMAR
                                                                                                   \triangleright MAR \leftarrow AC
ROM[68] = LDAC
                                                              \triangleright AC \leftarrow DRAM[MAR](bottom left pixel)
ROM[69] = ADDT
                                                                                                \triangleright AC \leftarrow AC + T
ROM[70] = MVACT
                                                                                                         \triangleright T \leftarrow AC
...... Total \leftarrow Total + (2 \times Bottom mid pixel)
ROM[71] = MVC1
                                                                                                       \triangleright AC \leftarrow C1
ROM[72] = ADDL
                                                                                                \triangleright AC \leftarrow AC + L
ROM[73] = MVACMAR
                                                                                                   \triangleright MAR \leftarrow AC
ROM[74] = LDAC
                                                             \triangleright AC \leftarrow DRAM[MAR](bottom mid pixel)
ROM[75] = MUL2
                                                                                                 \triangleright AC \leftarrow AC \times 2
                                                                                                \triangleright AC \leftarrow AC + T
ROM[76] = ADDT
                                                                                                        \triangleright T \leftarrow AC
ROM[77] = MVACT
...... Total \leftarrow Total + Bottom right pixel
ROM[78] = MVC1
                                                                                                       \triangleright AC \leftarrow C1
                                                                                                \triangleright AC \leftarrow AC + L
ROM[79] = ADDL
ROM[80] = INAC
                                                                                                 \triangleright AC \leftarrow AC + 1
ROM[81] = MVACMAR
                                                                                                   \triangleright MAR \leftarrow AC
ROM[82] = LDAC
                                                            \triangleright AC \leftarrow DRAM[MAR](bottom right pixel)
                                                                                                \triangleright AC \leftarrow AC + T
ROM[83] = ADDT
ROM[84] = MVACT
                                                                                                         \triangleright T \leftarrow AC
ROM[85] = MVT
                                                                                                         \triangleright AC \leftarrow T
ROM[86] = DIV
                                                                                                 \triangleright AC \leftarrow AC/16
                                                                                                       \triangleright AC \leftarrow C3
ROM[87] = MVC3
                                                                                                   \triangleright MAR \leftarrow AC
ROM[88] = MVACMAR
ROM[89] = STAC
                                                                                       \triangleright DRAM[MAR] \leftarrow AC
```

| Updating C1, C2, C3 valu    | ies                                                                                      |
|-----------------------------|------------------------------------------------------------------------------------------|
| ROM[90] = MVC3              | $\triangleright$ $AC \leftarrow C3$                                                      |
| ROM[91] = INAC              | $\triangleright AC \leftarrow AC + 1$                                                    |
| ROM[92] = MVACC3            | $ ightharpoonup C3 \leftarrow AC$                                                        |
| ROM[93] = MVC2              | $ hd AC \leftarrow C2$                                                                   |
| ROM[94] = INAC              | $\triangleright AC \leftarrow AC + 1$                                                    |
| ROM[95] = INAC              | $\triangleright AC \leftarrow AC + 1$                                                    |
| ROM[96] = MVACC2            | $\triangleright C2 \leftarrow AC$                                                        |
| ROM[97] = MVC1              | $\triangleright$ $AC \leftarrow C1$                                                      |
| ROM[98] = INAC              | $\triangleright AC \leftarrow AC + 1$                                                    |
| ROM[99] = INAC              | $\triangleright AC \leftarrow AC + 1$                                                    |
| ROM[100] = MVACC1           | $ ightharpoonup C1 \leftarrow AC$                                                        |
|                             |                                                                                          |
| Checking the conditions be  | efore starting the next cycle                                                            |
| ROM[101] = MVC1             | $\triangleright AC \leftarrow C1$                                                        |
| ROM[102] = SUBE             | $\triangleright AC \leftarrow AC - E(\text{If } C1 \ge 65024, \text{stop calculations})$ |
| ROM[103] = JMPZ             | $\triangleright$ If $Z = 1$ , go to the endop or else continue                           |
| ROM[104] = L1               |                                                                                          |
|                             |                                                                                          |
| Checking if we are at the r |                                                                                          |
| ROM[105] = MVC2             | $\triangleright AC \leftarrow C2$                                                        |
|                             | $\leftarrow AC - L(\text{If } C2 = 256, \text{ re update the C1, C2 values})$            |
| ROM[107] = JMNZ             | $\triangleright$ If $Z = 0$ , go to L2 (clear AC & continue)                             |
| ROM[108] = L2               |                                                                                          |
| Re-updating C1, C2 value    | S                                                                                        |
| ROM[109] = MVC1             | $ hd AC \leftarrow C1$                                                                   |
| ROM[110] = ADDL             | $\triangleright AC \leftarrow AC + L$                                                    |
| ROM[111] = INAC             | $\triangleright AC \leftarrow AC + 1$                                                    |
| ROM[112] = INAC             | $\triangleright AC \leftarrow AC + 1$                                                    |
| ROM[113] = MVACC1           | $\triangleright C1 \leftarrow AC$                                                        |
|                             |                                                                                          |
| ROM[114] = CLAC             | $\triangleright AC \leftarrow 0$                                                         |



## 3.6 Instruction Cycle

The instruction cycle consists of three stages; FETCH, DECODE, and EXECUTE. Once the processor is enabled, these three stages would cycle until the process is completed.

#### 1. FETCH

The FETCH stage could be decomposed to two sub-stages. In the first stage, the next instruction to be executed is fetched from the instruction memory using the current value stored in the program counter. Once, the instruction is fetched and stored in the memory buffer register unit, the second sub-stage commences and the program counter value is incremented by 1.

(a) FETCH1 : MBRU  $\leftarrow$  IRAM[PC]; FETCH

(b) FETCH2 :  $PC \leftarrow PC + 1$ 

#### 2. DECODE

The fetched instruction is then passed on to the control unit and the relevant microinstruction is determined by referring to the look-up table (The control signals that govern the modules of the processor are embedded in microinstructions). Moreover, to speed up the process, the next FETCH cycle is commenced if the current instruction has got only one state.

#### 3. EXECUTE

#### NOP

NOP stands for no operation. This instruction is utilized when it is required to wait until the requested data is available.

#### • LDAC

The 'load AC' instruction is executed in two steps. Initially, the MDR is loaded with data that was stored in the requested location of the DRAM. Then, the data is redirected to the AC from the DRAM.

(a) LDAC1 : MDR  $\leftarrow$  DRAM[MAR]; READ

(b) LDAC2 : AC  $\leftarrow$  MDR

#### STAC

The 'store AC' instruction is the complementary instruction to LDAC. The AC value

is transferred to the MDR and then, the data is written to the desired location in DRAM.

- (a) STAC1 : MDR  $\leftarrow$  AC
- (b) STAC2 : DRAM[MAR]  $\leftarrow$  MDR; WRITE
- CLAC

The 'clear AC' instruction is used to flush and equate AC to zero.

- (a) CLAC : AC  $\leftarrow$  0; Z  $\leftarrow$  1
- MVACMAR, MVACC1, MVACC2, MVACC3, MVACL, MVACE, MVACT
   This set of instructions transfers the value of AC to MAR and the general purpose registers.
  - (a) MVACMAR : MAR  $\leftarrow$  AC
  - (b) MVACC1 : C1  $\leftarrow$  AC
  - (c) MVACC2 :  $C2 \leftarrow AC$
  - (d) MVACC3 : C3  $\leftarrow$  AC
  - (e)  $MVACL : L \leftarrow AC$
  - (f) MVACE :  $E \leftarrow AC$
  - (g) MVACT :  $T \leftarrow AC$
- MVC1, MVC2, MVC3, MVCT, MVL

These instructions are complementary to the previous set of instructions. That is, these instructions are used to transfer values to the AC from other registers in the processor.

- (a) MVC1 : AC  $\leftarrow$  C1
- (b) MVC2 : AC  $\leftarrow$  C2
- (c) MVC3 : AC  $\leftarrow$  C3
- (d) MVCT :  $AC \leftarrow T$
- (e)  $MVL : AC \leftarrow L$
- INAC

The 'increase AC' instruction is used to increment the value of AC by 1.

- (a) INAC :  $AC \leftarrow AC + 1$
- DEAC

The 'decrease AC' instruction is used to decrement the value of AC by 1.

- (a) DEAC : AC  $\leftarrow$  AC 1; IF AC = 0, THEN Z = 1, ELSE Z = 0
- ADDT, ADDL

The values in AC and T/L registers are summed together and assigned back to AC. ADDT was used in each convolution step and ADDL was used to update the element number (C1)

(a) ADDT :  $AC \leftarrow AC + T$ 

- (b) ADDL :  $AC \leftarrow AC + L$
- SUBL, SUBE

The difference between AC and L/ E registers are calculated and the result is assigned to AC. If the difference is zero in any of the two cases, the zero flag would be set to 1. SUBL is used to check whether the centre pixel (with respect to the kernel) is at the rightmost column and SUBE is used to check whether the centre pixel has reached the last convolution step.

- (a) SUBL : AC  $\leftarrow$  AC -L; IF AC = 0, THEN Z = 1, ELSE Z = 0
- (b) SUBE : AC  $\leftarrow$  AC E; IF AC = 0, THEN Z = 1, ELSE Z = 0
- DIV

DIV represents the only division instruction utilized in the processor. The convolution kernel sum is 16. Accordingly, at the end of each convolution step, the total should be divided by 16 which is achieved by right shifting the total by 4 bits.

- (a) DIV : AC  $\leftarrow$  AC  $\gg$  4
- MUL2, MUL4, MUL256

The multiplication instructions MUL2 and MUL4 are repeatedly used throughout the convolution process whereas the only time MUL256 is used, is when initializing the value of register E.

- (a) MUL2 : AC  $\leftarrow$  AC  $\ll$  1
- (b) MUL4 : AC  $\leftarrow$  AC  $\ll$  2
- (c) MUL256 : AC  $\leftarrow$  AC  $\ll$  8
- IUMP

Just as any other instruction, the instruction pointed by the PC is retrieved and stored in the MBRU. Then, it is passed on to the PC (to update the program counter).

- (a)  $JUMP1 : MBRU \leftarrow IRAM[PC]$ ; FETCH
- (b)  $JUMP2 : C \leftarrow MBRU$
- (c) JUMP3 : PC  $\leftarrow$  C
- JMPZ

The flow of instructions is branched if and only the Z flag is set to 1. That is, if Z = 1, the PC is branched to a new value and otherwise, the PC is incremented by 1 as usual.

- (a) JMPZN1 (Z = 0) : PC  $\leftarrow$  PC + 1
- (b)  $\text{JMPZY1}(Z = 1) : \text{MBRU} \leftarrow \text{IRAM[PC]}; \text{FETCH}$
- (c) JMPZY2  $(Z = 1) : C \leftarrow MBRU$
- (d) JMPZY3 (Z = 1) : PC  $\leftarrow$  C
- JMNZ

The flow of instructions is branched if and only the Z flag is set to 0. That is, if Z =

0, the PC is branched to a new value and otherwise, the PC is incremented by 1 as usual.

- (a) JMNZY1 (Z = 1): PC  $\leftarrow$  PC + 1
- (b) JMNZN1 (Z = 0) : MBRU  $\leftarrow$  IRAM[PC]; FETCH
- (c) JMNZN2  $(Z = 0) : C \leftarrow MBRU$
- (d) JMNZN3 (Z = 0) : PC  $\leftarrow$  C

#### 4 Modules

## 4.1 16 -Bit General Purpose Registers (GPR)



Figure 9: Block Diagram: General Purpose Register

General purpose registers are used to hold data from in-between stages of processing. The GPRs used in the implementation are C1, C2, C3, L, E, and T. The purpose of these registers are,

- C1 Keeps track of the element number
- C2 Keeps track of the column number
- C3 Keeps track of the memory location to which the result is written at the end a convolution step
- L Holds the height/ width of the original image
- E Holds the last value that C1 would take at the end of downsampling
- T Holds the running total during a convolution step

#### Inputs of GPR

- C\_bus Contains the result from the latest ALU operation
- clk Generated clock input
- load Indicates the write enable signal. When load is 1, then C bus value is transferred to the GPR

#### Output of GPR

• data\_out - When the read enable signal is 1, data stored in the GPR would be passed into the B bus.

## 4.2 Arithmetic & Logic Unit



Figure 10: Block Diagram: ALU

The ALU is responsible for carrying out the arithmetic operations. The operands for the arithmetic operations are fed to the ALU via the A and B buses. The result is transferred to the C bus and a Z flag is used to indicate whether the output is zero or not. The mathematical operation to be executed is decided by the 4-bit control signal from the control unit.

## Inputs of ALU

- A\_bus Operand from the A BUS
- B\_bus Operand from the B BUS
- clk Generated clock input
- enable Enabling the ALU
- operation 4-bit control signal from the control unit, deciding which operation to be carried out

#### Output of ALU

- C\_bus Result from the ALU operation
- Z\_flag Flag to indicate whether the output is zero or not

#### 4.3 Control Unit



Figure 11: Block Diagram: Control Unit

The control unit consists of all possible combinations of the control signals that direct the actions of other processor modules, including the ALU, MDR, AC, general-purpose registers, etc.

### Inputs of CU

- MBRU Instruction to be decoded
- Z\_flag Flag to check whether the output of ALU is zero or not
- addr Location of the instruction
- clk Generated clock input
- enable Enabling the CU

## Output of CU

- MIR 30 bit microinstruction
- finish Flag to indicate whether the process is completed or not

#### 4.4 Decoder



Figure 12: Block Diagram: Decoder

As several registers are connected to the B bus, it is of paramount importance to ensure that only one register could transfer values to the B bus at a give time. This is achieved using decoder that is controlled by the control unit.

#### Inputs of Decoder

- GPRs C1, C2, C3, L, E, and T
- PC Program counter
- MDR Memory data register
- MBRU Memory buffer register unit
- B\_bus\_ctrl Control signal from the control unit

## **Output** of Decoder

• B\_bus - Acts as an ALU operand

#### **4.5 IRAM**



Figure 13: Block Diagram: IRAM

The IRAM holds the set of instructions, in the order they are executed by the processor.

#### Inputs of IRAM

- addr An 8 bit address that indicates the location of the instruction. The address is given to the IRAM by the PC
- clk Generated clock input

#### **Output of IRAM**

• dout - An 8 bit instruction which is passed to the MBRU

#### 4.6 State Control



Figure 14: Block Diagram: State Control

To facilitate the sequential operation of the DRAM module and the processor module, the functionality is separated into 03 main states.

- DRAM\_rd Data from the text file containing pixel values is read and stored into the DRAM.
- proc\_run Processor executes its functions while reading from and writing to the DRAM as warranted by the respective instructions.

• DRAM\_wr - Final pixel values stored in the DRAM is written into the text file as output.

These states are coordinated using the state control module.

#### Inputs of State Control

- clk Generated clock input
- reset Bring the processor to the initial state and proceed onto the DRAM\_rd state subsequently.
- finish Signal provided by the processor indicating it has completed its function.
- rd\_done Signal provided by DRAM indicating that it has completed reading the text file.
- wr\_done Signal provided by DRAM indicating that it has completed writing to the text file.

#### **Outputs of State Control**

- enable Signal given to processor to commence its functions
- wr\_en Signal given to DRAM to start reading from the text file
- rd\_en Signal given to DRAM to start writing to the text file

#### **4.7 DRAM**



Figure 15: Block Diagram: DRAM

DRAM consists of 65536 registers of 8 bit width each. The address width of the DRAM is hence 16 bits. Since the processor should not access the DRAM during the read from text and write to text instances, this was implemented as a state machine with a sequential flow between the states.

#### Inputs of DRAM

- clk Generated clock input
- addr 8 bit address for the register location in DRAM
- write Write enable signal from the processor
- read Read enable signal from the processor
- rd\_en Read enable signal from the state control

- wr\_en Write enable signal from the state control
- d\_in data input from the processor

#### **Output of DRAM**

- dout Data to be fed into the processor
- rd\_done Signal to indicate completion of reading from text file
- wr\_done Signal to indicate completion of writing to text file

#### 4.8 MAR



Figure 16: Block Diagram: MAR

Memory address register holds the address of the memory location from/ to which data is to be fetched/ stored.

## Inputs of MAR

- C\_bus Contains the result from the latest ALU operation
- clk Generated clock input
- load Indicates the write enable signal. When load is 1, then C bus value is transferred to the MAR

#### Output of MAR

• data\_address - A 16 bit address that indicates the location of the DRAM from/ to which data is to be read/ written.

#### 4.9 MDR



Figure 17: Block Diagram: MDR

Memory data register holds data that is loaded from the memory or to be loaded to the memory.

#### Inputs of MDR

- C\_bus Contains the result from the latest ALU operation
- clk Generated clock input
- load Indicates the write enable signal. When load is 1, then C bus value is transferred to the MDR
- write When this bit is 1, data in the MDR will be written to the DRAM
- read When this bit is 1, data will be read from the DRAM into the MDR
- data\_in\_dram Contains the data that is transferred to the MDR when the 'read' bit is 1

### Output of MDR

- data\_out\_Bbus When the load enable signal is 1, data stored in the MDR would be passed into the B bus.
- data\_out\_DRAM When the write enable signal is 1, data stored in the MDR would be passed into the DRAM

#### 4.10 MBRU



Figure 18: Block Diagram: MBRU

The memory buffer register unit stores the instruction to be decoded, which was received as a response by the IRAM to the PC's request.

### Inputs of MBRU

- fetch Indicates whether the stored instruction should be passed to the CU or not
- clk Generated clock input
- ins\_in The 8 bit instruction received from the IRAM

## Output of MBRU

• ins\_out - If the 'fetch' bit is 1, the stored instruction is passed to the CU

#### 4.11 PC



Figure 19: Block Diagram: PC

Program counter acts as a pointer to the next instruction to be fetched. Since incrementing the PC by one is a common occurrence, it also supports the increment function in-house without having to route through the ALU.

## Inputs of PC

- clk Generated clock input
- enable Signal indicating the commencing of processor operations
- finish Signal indicating the completion of processor operations
- load Enabling the loading of the next instruction from the bus input
- inc Enabling the incrementing of the PC
- C\_bus Feeding the instruction address through the bus input

## Outputs of PC

• ins\_address - Location of the next instruction to be fetched

## 4.12 Overview of The Processor



Figure 20: Block Diagram: Processor

## 4.13 Overview of The Designed CPU



Figure 21: Block Diagram: Designed CPU

MASTER module acts as the high level wrapper for the entire system. It interfaces the clock module, processor and the DRAM with the state control module.

## 5 Testing and Simulations

Each module was simulated on ModelSim to verify that desired outputs are obtained for all possible input combinations.



Figure 22: *Processor Simulations* 

## 6 Results and Error Analysis

The processor was designed to downsample a 256 by 256 grayscale image by a factor of 2. The downsampled image from the processor was compared with an image that was downsampled using OpenCV's resize command.

#### Notation:

- $I^{(x)}$  Downsampled image from the processor
- $I^{(y)}$  Downsampled image using OpenCV
- $\mu_x$  Mean of  $I^{(x)}$
- $\mu_y$  Mean of  $I^{(y)}$
- $\sigma_x$  Standard deviation of  $I^{(x)}$
- $\sigma_y$  Standard deviation of  $I^{(y)}$
- $\sigma_{xy}$  Covariance of  $I^{(x)}$  &  $I^{(y)}$
- L Height/ width of the downsampled image

The following metrics were used for the error analysis.

• Root Mean Squared Error (RMSE)

$$RMSE = \sqrt{\frac{\sum\limits_{i=1}^{L}\sum\limits_{j=1}^{L}\left(I_{i,j}^{(x)} - I_{i,j}^{(y)}\right)^{2}}{L^{2}}} = \frac{\sqrt{\sum\limits_{i=1}^{L}\sum\limits_{j=1}^{L}\left(I_{i,j}^{(x)} - I_{i,j}^{(y)}\right)^{2}}}{L}$$

#### • Structure Similarity Index (SSIM)

Instead of directly calculating the SSIM, we decided to consider all three aspects of SSIM. Those are, luminance similarity, contrast similarity and structure similarity. The following parameters were calculated beforehand.

$$C_1 = (0.01 \times L)^2, C_2 = (0.03 \times L)^2, C_3 = C_2/2$$
Luminance Similarity = 
$$\frac{2\mu_x \mu_y + C_1}{\mu_x^2 + \mu_y^2 + C_1}$$
Contrast Similarity = 
$$\frac{2\sigma_x \sigma_y + C_2}{\sigma_x^2 + \sigma_y^2 + C_2}$$
Structure Similarity = 
$$\frac{\sigma_{xy} + C_3}{\sigma_x \sigma_y + C_3}$$

The following 256 by 256 grayscale image was used as the test image.



Figure 23: Original Image

The diagrams below represent the downsampled images from the processor and  $\mbox{\rm OpenCV}$  library.



Figure 24: Downsampled Image from The Processor



Figure 25: Downsampled Image Using OpenCV

For the above test image, following metrics were received.

```
Error analysis: Started
...

Computing the root mean squared error...

The root mean squared error: 5.36559722484526

Computing the luminance similarity...

The luminance similarity: 0.9999896148048144

Computing the contrast similarity...

The contrast similarity: 1.0039373498088133

Computing the structure similarity...

The structure similarity: 0.9923780774992024
...

Error analysis: Completed!
```

The above results show that our processor is capable of producing desired outputs once an image is fed to it. The root mean squared error per pixel is close to 5 which might be due to the approximations we made while assigning values to the Gaussian kernel (For the ease of computations, we chose powers of 2 as the kernel elements). Nevertheless, we can see that the similarity index is close to 1, indicating that our downsampled image and OpenCV's downsampled image are similar regarding luminance, contrast and structure.

# 7 Summary

In this section, we will outline the general procedure to be followed when using the designed processor to downsample an image. A detailed explanation is given below.

Using a Python script, an image is loaded and converted to an array of unsigned integers. Even though there are 65536 memory locations, all those locations would not be utilized as only 65280-pixel values are transmitted (The last row of the image is not used during convolution). In addition to the pixel values corresponding to the first 255 rows, the height/width of the image would also be transmitted.

These values are written to a binary text file before being fed to the processor. Once, the processor is enabled, the text file would be read and the pixel values would be stored in the DRAM serially. When the text file is completely read to the DRAM, the processor commences implementing the downsampling algorithm. which is repeated until the tag of the centre pixel of the convolving kernel becomes 65024.

The final values stored in the DRAM are written back to a binary text file. The generated binary text file is read from a Python script where it is converted to an array. The downsampled image is generated using this array and it is saved to the desired location.

#### 8 Discussion

HDL code has to be further amended by implementing the MASTER module to function as a finite state machine to facilitate multiple runs sequentially. Currently the processor completes a single run and idles with only the clock running. With a finite state machine, we can revert it back to the initial state such that another run can be started at the press of the 'reset' button.

Clock period we have specified is 160 ns which implies a clock frequency of 6.25 MHz. However, the clock frequency on many existing FPGA devices may be different to this. We would require to amend the clock module to combine several clock pulses to generate the required clock pulse duration for our duration.

In this implementation we have employed verilog functions 'readmemb' and 'writememb' to read and write data from the file. In the hardware implementation, this data transmission has to be formally carried out through the use of UART protocol. The final design including such data transmission capabilities may require additional functional units such as multiplexers to be used.

To use this processor for tasks other than image down sampling would require additional instructions to be defined. Hence it is important to have a compiler that can expedite the process of adding more instructions to the system. Currently, we have manually added the binary translations of the instructions used.

# **Appendices**

## A Python Scripts: Image to Text Conversion

### A.0.1 Imports

```
[]: import numpy as np
import cv2 as cv
import matplotlib.pyplot as plt
import os
```

### A.0.2 Loading the original image

```
parent_dir = './standard_test_images'
image_name = 'cameraman.tif'

#Loading a grayscale 256 by 256 image
img = cv.resize(cv.imread(os.path.join(parent_dir, image_name), 0), (256,256))

print(f'The shape of the original image: {img.shape}')

#Visualizing the original image
plt.imshow(img, cmap = 'gray')
```

#### A.0.3 Preprocessing the image

```
[]: print('Preprocessing: Started')
    print('.....
     # Converting the image into a numpy array
     img_array =np.array(img)
     # The last row is trimmed from the image before converting to a text file
     img_array_cropped = img[0:-1,:]
    print(f'The shape of the trimmed image : {img_array_cropped.shape}')
     # Flattening the image array before converting to a text file
     cropped_img_flatten = img_array_cropped.flatten()
    print(f'The shape of the flattened image : {cropped_img_flatten.shape}')
     # Creating an empty array
    final_array = np.zeros((cropped_img_flatten.shape[0]+1,)).astype(np.uint8)
     # Attaching 255 (width - 1) as the first element
    final_array[0] = 255
     # Attaching the flattened image
    final_array[1:] = cropped_img_flatten
```

```
print(f'The shape of the final vector: {final_array.shape}')
print('.....')
print('Preprocessing: Finished Successfully!')
```

#### A.0.4 Image to text conversion

```
print('Image to text conversion: Started')
print('......')
print('Image to text conversion: Pending')

# Writing the image pixels to an 8bit binary text file
with open('image_cameraman.txt', 'w') as f:
    for i in range(final_array.shape[0]-1):
        f.write('{0:08b}\n'.format(final_array[i]))
        f.write('{0:08b}'.format(final_array[final_array.shape[0]-1]))

print('......')
print('Image to text conversion: Finished Successfully!')
print('You may check the destination folder now')
```

## **B** Python Scripts: Text to Image Conversion

#### **B.0.1** Imports

```
[]: import numpy as np
import cv2 as cv
import matplotlib.pyplot as plt
import os
```

#### **B.0.2** Text to array conversion

```
[]: print('Text to array conversion: Started')
    print('.....')
    print('Text to array conversion: Pending')

# Open and read the text file
    with open('downsampled_image_cameraman.txt', 'r') as f:
        pixels = [line.strip() for line in f]

    print('.....')
    print('Text to array conversion: Finished Successfully!')
```

### **B.0.3** Preprocessing

```
[]: print('Preprocessing: Started')
  print('.....')
# Extract the relevant elements from the generated list
  pixels_req = pixels[1:16130]
```

```
# Convert the binary value to unsigned integers
pixels_int = [int(i,2) for i in pixels_req]

# Convert the list to a numpy array
pixels_arr = np.array(pixels_int)

# Reshape the array to the size of the downsampled image
pixels_arr_final = np.reshape(pixels_arr, (127,127))

print(f'The shape of the downsampled image: {pixels_arr_final.shape}')
print('.....')
print('Preprocessing: Finished Successfully!')
```

```
[]: # Visualizing the downsampled image plt.imshow(pixels_arr_final, cmap = 'gray')
```

### **B.0.4** Saving the image

```
[]: parent_dir = './standard_test_images_downsampled'
  image_name = 'cameraman_downsampled.jpg'
  cv.imwrite(os.path.join(parent_dir, image_name), pixels_arr_final)
  print('Image saved to the destination folder successfully!')
```

# C Python Scripts: Error Analysis

#### C.0.1 Imports

```
[]: import numpy as np
import cv2 as cv
import matplotlib.pyplot as plt
import os
```

#### C.0.2 Loading the original image

#### C.0.3 Downsampling the original image

### C.0.4 Loading the downsampled image (From the processor)

### C.0.5 Error analysis

```
[]: print('Error analysis: Started')
    print('....')
    img_ds_flat = np.reshape(img_ds, 16129)
    img_ds_orig_flat = np.reshape(img_ds_orig, 16129)
    # calculating the parameters for the analysis
    c_1 = (0.01*255)**2
    c_2 = (0.03*255)**2
    c_3 = c_2/2
    mu_p = np.mean(img_ds_flat)
    mu_o = np.mean(img_ds_orig_flat)
    sigma_p = np.std(img_ds_flat)
    sigma_o = np.std(img_ds_orig_flat)
    sigma_op = np.mean(np.cov(img_ds_flat, img_ds_orig_flat))
    print('Computing the root mean squared error....')
    # Computing the root mean squared error
    mse = np.power(np.sum(np.power(img_ds_flat - img_ds_orig_flat,2))/16129, 0.5)
    print(f'The root mean squared error: {mse}')
    print('\n')
```

```
print('Computing the luminance similarity.....')
# Computing the luminance similarity
lum = (2*mu_o*mu_p + c_1)/(mu_o**2 + mu_p**2 + c_1)
print(f'The luminance similarity: {lum}')
print('\n')
print('Computing the contrast similarity.....')
# Computing the contrast similarity
con = (2*sigma_o*sigma_p + c_2)/(sigma_o**2 + sigma_p**2 + c_3)
print(f'The contrast similarity: {con}')
print('\n')
print('Computing the structure similarity.....')
# Computing the structure similarity
struc = (sigma_op + c_3)/(sigma_o*sigma_p + c_3)
print(f'The structure similarity: {struc}')
print('....')
print('Error analysis : Completed!')
```

# D Verilog Scripts: Processor and Its Modules

#### Listing 1: ALU

```
2 EN3030 - Circuits and System Design
3 180497C - 180554B - 180564F - 180574K
4 Designing a custom processor for Image Downsampling
6 Module : ALU
9 module ALU(
  input [15:0] A_bus,
    input [15:0] B_bus,
11
    input [3:0] operation,
12
    input enable,
   input clk,
   output reg[15:0] C_bus,
    output reg Z_flag
17
18);
19 //Define the ALU operations
20 parameter ADD = 4'b0001 ;
21 parameter SUB = 4'b0010 ;
22 parameter PASSATOC = 4'b0011 ;
23 parameter PASSBTOC = 4'b0100;
24 parameter INCAC = 4'b0101 ;
25 parameter DECAC = 4'b0110 ;
26 parameter LSHIFT1 = 4'b0111 ;
27 parameter LSHIFT2 = 4'b1000 ;
28 parameter LSHIFT8 = 4'b1001 ;
29 parameter RSHIFT4 = 4'b1010 ;
```

```
30 parameter RESET = 4'b1011;
32 initial begin
      C_bus = 16'b0;
33
      Z_flag = 1'b0;
34
35 end
36
37 reg [1:0] state = 2'b0;
38 reg start = 1'b0;
40 always@ ( posedge enable )
      start <= 1'b1;
41
42
43 always@ ( negedge clk )
      begin
44
               if ( start ) begin
45
                    case ( state )
46
                        2'b00 : state = 2'b01 ;
                        2'b01 : state = 2'b10 ;
                        2'b10 : state = 2'b11 ;
50
                        2'b11 : state = 2'b00 ;
51
                        default : state = state ;
52
                    endcase
53
               end
54
      end
55 always@ ( posedge clk )
56
      begin
      if ( start ) begin
57
      if ( state == 2'b11) begin
58
59
      case ( operation )
           ADD : C_bus <= A_bus + B_bus ;
60
61
           SUB : begin
62
           C_bus = A_bus - B_bus;
63
           Z_flag = (C_bus == 16'b0) ? 1'b1 : 1'b0;
64
65
66
           PASSATOC : C_bus <= A_bus ;
67
68
           PASSBTOC : C_bus <= B_bus ;
69
70
           INCAC : C_bus <= A_bus + 1;</pre>
71
72
           DECAC : C_bus <= A_bus - 1; // can put a Z_flag value too</pre>
73
74
           LSHIFT1 : C_bus <= A_bus << 1;
75
76
           LSHIFT2 : C_bus <= A_bus << 2;
77
78
           LSHIFT8 : C_bus <= A_bus << 8;
79
80
           RSHIFT4 : C_bus <= A_bus >> 4;
81
82
           RESET : C_bus <= 16'b0;</pre>
83
84
           // default : C_bus = C_bus ;
85
      endcase
86
      end
87
      end
88
      end
90 endmodule
```

Listing 2: GPR

```
1 // Author : Dasun Premathilaka
2 // Last Updated : 29/06/2022
4 // GPR - General Purpose Register
5 // These registers will be storing intermediate values during convolution
7 module GPR(
      input clk,
      input load,
      input [15:0] C_bus, //connects to the MIR load signal
      output reg [15:0] data_out //connects to the b bus via a mux
12
13);
14 always@(posedge clk)
      begin
          if (load) data_out <= C_bus;</pre>
16
17
19 endmodule
```

#### Listing 3: IRAM

```
1 // Author : Dasun Premathilaka
2 // Last Updated : 29/06/2022
4 //IRAM - Instruction RAM
5 //Stores the instructions to be executed sequentially
7 module IRAM (
      input clk,
      input [7:0] addr, //connects to the PC
Q
      output reg [7:0] dout //connects to the MBRU
10
11 );
      reg [7:0] ROM [120:0];
12
13
      // Defining the assembly code
14
15
16
      parameter FETCH = 8'd0;
      parameter NOP = 8'd2;
17
      parameter LDAC = 8'd3;
18
      parameter STAC = 8'd5;
19
      parameter CLAC = 8'd7;
20
      parameter MVACMAR = 8'd8;
21
      parameter MVACC1 = 8'd9;
22
      parameter MVACC2 = 8'd10;
23
      parameter MVACC3 = 8'd11;
24
      parameter MVACL = 8'd12;
25
      parameter MVACE = 8'd13;
     parameter MVACT = 8'd14;
     parameter MVC1 = 8'd15;
29
     parameter MVC2 = 8'd16;
30
      parameter MVC3 = 8'd17;
      parameter MVT = 8'd18;
31
      parameter INAC = 8'd19;
32
      parameter DEAC = 8'd20;
33
      parameter ADDT = 8'd21;
34
      parameter ADDL = 8'd22;
35
      parameter SUBE = 8'd23;
36
      parameter SUBL = 8'd24;
37
      parameter DIV = 8'd25;
38
      parameter MUL2 = 8'd26;
39
      parameter MUL4 = 8'd27;
40
      parameter MUL256 = 8'd28;
41
      parameter JUMP = 8'd29;
```

```
43
      parameter JMPZ = 8'd32;
44
       parameter JMNZ = 8'd37;
       parameter MVL = 8'd42;
45
46
      parameter L1 = 8'd120;
47
      parameter L2 = 8'd21;
48
49
50
51
       always@(posedge clk)
52
           begin
               dout <= ROM[addr];</pre>
53
54
           end
55
       initial begin
56
           // setting the initial values of C1, C2, C3, L
57
           ROM[O] = CLAC; //AC <- O
58
           ROM[1] = MVACMAR; //MAR <- AC</pre>
59
60
           ROM[2] = LDAC; //AC <- DRAM[MAR=0]</pre>
           ROM[3] = INAC; //AC <- AC + 1
61
           ROM[4] = MVACL; //L <- AC (L = 256)
62
           ROM[5] = MVL; //AC <- L
           ROM[6] = INAC; //AC <- AC + 1
           ROM[7] = INAC; //AC <- AC + 1
           ROM[8] = MVACC1; //C1 <- AC (C1 = 258)
66
           ROM[9] = CLAC; //AC <- 0
67
           ROM[10] = INAC; //AC <- AC + 1
68
           ROM[11] = MVACC3; //C3 <- AC (C3 = 1)
69
           ROM[12] = CLAC; //AC <- 0
70
           ROM[13] = INAC; //AC <- AC + 1
71
           ROM[14] = INAC; //AC <- AC + 1
72
           ROM[15] = MVACC2; // C2 <- AC (C2 = 2)
73
74
           //setting the value of reg E = L * (L-2)
75
           ROM[16] = MVL; //AC <- L
76
           ROM[17] = DEAC; //AC <- AC - 1
77
           ROM[18] = DEAC; //AC <- AC - 1
78
           ROM[19] = MUL256; //AC <- AC*256
79
           ROM[20] = MVACE; //E <- AC (E = 65024)
80
81
           ROM[21] = CLAC; //AC <- 0
           ROM[22] = MVACT; //T <- AC (T = 0)
           //total <- total + top left pixel
85
           ROM[23] = MVC1; //AC <- C1
86
           ROM[24] = SUBL; //AC <- AC - L
87
           ROM[25] = DEAC; //AC <- AC - 1
88
           ROM[26] = MVACMAR; //MAR <- AC
89
90
           ROM[27] = LDAC; //AC <- DRAM[MAR] (top left pixel)</pre>
91
           ROM[28] = ADDT; //AC <- AC + T
           ROM[29] = MVACT; //T <- AC
92
           //total <- total + 2*top mid pixel
           ROM[30] = MVC1; //AC <- C1
95
           ROM[31] = SUBL; //AC <- AC - L
96
           ROM [32] = MVACMAR; //MAR < - AC
97
           ROM[33] = LDAC; //AC <- DRAM[MAR] (top mid pixel)</pre>
98
           ROM[34] = MUL2; //AC <- AC * 2
99
           ROM[35] = ADDT; //AC <- AC + T
100
           ROM[36] = MVACT; //T <- AC
101
102
           //total <- total + top right pixel
           ROM[37] = MVC1; //AC <- C1
           ROM[38] = SUBL; //AC <- AC - L
```

```
ROM[39] = INAC; //AC <- AC + 1
106
           ROM[40] = MVACMAR; //MAR < - AC
107
           ROM[41] = LDAC; //AC <- DRAM[MAR] (top right pixel)</pre>
108
           ROM[42] = ADDT; //AC <- AC + T
109
           ROM[43] = MVACT; //T <- AC
110
111
           //total <- total + 2 * mid left pixel
112
113
           ROM[44] = MVC1; //AC <- C1
114
           ROM[45] = DEAC; //AC <- AC - 1
           ROM[46] = MVACMAR; //MAR <- AC
115
116
           ROM[47] = LDAC; //AC <- DRAM[MAR] (mid left pixel)</pre>
           ROM[48] = MUL2; //AC <- AC * 2
117
           ROM[49] = ADDT; //AC <- AC + T
118
           ROM[50] = MVACT; //T <- AC
119
120
           //total <- total + 4 * centre pixel
121
           ROM[51] = MVC1; //AC <- C1
122
123
           ROM[52] = MVACMAR; //MAR <- AC</pre>
           ROM[53] = LDAC; //AC <- DRAM[MAR] (centre pixel)</pre>
124
           ROM[54] = MUL4; //AC <- AC * 4
125
           ROM[55] = ADDT; //AC <- AC + T
           ROM[56] = MVACT; //T <- AC
127
128
           //total <- total + 2 * mid right pixel</pre>
129
           ROM[57] = MVC1; //AC <- C1
130
           ROM[58] = INAC; //AC <- AC + 1
131
           ROM[59] = MVACMAR; //MAR <- AC
132
           ROM[60] = LDAC; //AC <- DRAM[MAR] (mid right pixel)</pre>
133
           ROM[61] = MUL2; //AC <- AC * 2
134
           ROM[62] = ADDT; //AC <- AC + T
135
           ROM[63] = MVACT; //T <- AC
136
137
            //total <- total + bottom left pixel
138
           ROM[64] = MVC1; //AC <- C1
139
           ROM[65] = ADDL; //AC <- AC + L
140
           ROM[66] = DEAC; //AC <- AC - 1
141
           ROM[67] = MVACMAR; //MAR <- AC
142
           ROM[68] = LDAC; //AC <- DRAM[MAR] (bottom left pixel)</pre>
143
           ROM[69] = ADDT; //AC <- AC + T
144
           ROM[70] = MVACT; //T <- AC
145
           //total <- total + 2 * bottom mid pixel
           ROM[71] = MVC1; //AC <- C1
148
           ROM[72] = ADDL; //AC <- AC + L
149
           ROM[73] = MVACMAR; //MAR <- AC
150
           ROM[74] = LDAC; //AC <- DRAM[MAR] (bottom mid pixel)</pre>
151
           ROM[75] = MUL2; //AC <- AC * 2
152
153
           ROM[76] = ADDT; //AC <- AC + T
           ROM[77] = MVACT; //T <- AC
154
155
           //total <- total + bottom right pixel
156
           ROM[78] = MVC1; //AC <- C1
157
           ROM[79] = ADDL; //AC <- AC + L
           ROM[80] = INAC; //AC <- AC + 1
159
           ROM[81] = MVACMAR; //MAR < - AC
160
           ROM[82] = LDAC; //AC <- DRAM[MAR] (bottom right pixel)</pre>
161
           ROM[83] = ADDT; //AC <- AC + T
162
           ROM[84] = MVACT; //T <- AC
163
           ROM[85] = MVT; //AC <- T
164
           ROM[86] = DIV; //AC <- AC / 16
165
166
           ROM[87] = MVC3; //AC <- C3
           ROM[88] = MVACMAR; //MAR <- AC</pre>
           ROM[89] = STAC; //DRAM[MAR] <- AC</pre>
```

```
169
           //updating C1, C2, C3 values
170
           ROM[90] = MVC3; //AC < C3
171
           ROM[91] = INAC; //AC <
                                       AC + 1
172
           ROM[92] = MVACC3; //C3 <
                                       AC
173
           ROM[93] = MVC2; //AC <
                                       C2
174
           ROM[94] = INAC; //AC <
                                       AC + 1
175
176
           ROM[95] = INAC; //AC <
                                       AC + 1
177
           ROM[96] = MVACC2; //C2 <
           ROM[97] = MVC1; //AC <
178
                                       C1
           ROM[98] = INAC; //AC <
179
                                       AC + 1
           ROM[99] = INAC; //AC <
                                       AC + 1
180
           ROM[100] = MVACC1; //C1 <
                                         A C
181
182
           //checking the conditions before starting the next cycle
183
           ROM[101] = MVC1; //AC <- C1
184
           ROM[102] = SUBE; //AC <- AC - E (If C1 > 65024, stop calculations)
185
186
           ROM[103] = JMPZ; //If Z == 1, go to the endop or else continue
           ROM[104] = L1;
187
           //checking if we are at the rightmost column
190
           ROM[105] = MVC2; //AC <- C2
191
           ROM[106] = SUBL; //AC <- AC - L
           // (If C2 = 256, go to next row, re update the C1, C2 values)
192
           ROM[107] = JMNZ; // If Z == 0,
193
           // go to L2 (clear AC - continue without reupdating C1, C2)
194
           ROM[108] = L2;
195
196
           //reupdating C1, C2 values
197
           ROM[109] = MVC1; //AC <- C1
           ROM[110] = ADDL; //AC < - AC + L
199
           ROM[111] = INAC; //AC <- AC + 1
200
           ROM[112] = INAC; //AC <- AC + 1
201
           ROM[113] = MVACC1; //C1 <- AC
202
203
           ROM[114] = CLAC; //AC <- 0
204
           ROM[115] = INAC; //AC <- AC + 1
205
           ROM[116] = INAC; //AC <- AC + 1
206
           ROM[117] = MVACC2; //C2 <- AC
207
208
           //continuing convolution
           ROM[118] = JUMP; //go to L2
           ROM[119] = L2; //clear AC and then convolve
211
212
           //redirecting to endop when C1 = 65024
213
           ROM[120] = NOP;
214
215
216
       end
217
218 endmodule
```

#### Listing 4: Control Unit

```
12 input enable,
13 input clk,
14 input Z_flag,
15 input [7:0] addr,
16 input [7:0] MBRU,
17 output reg [29:0] MIR,
18 output finish
20 );
21
22 reg [1:0] state = 2'b00;
23 reg start = 1'b0;
24 reg [29:0] ROM[0:42];
reg check = 1'b0;
27 assign finish = check;
29 //parameter define
31 parameter JMPZ1 = 8'd32;
32 parameter JMPZN1 = 8'd33;
33 parameter JMPZY1 = 8'd34;
34 parameter JMNZ1 = 8'd37;
35 parameter JMNZY1 = 8'd38;
36 parameter JMNZN1 = 8'd39;
37 parameter FETCH2 = 8'd1;
38 parameter NOP = 8'd2;
40 initial
41
   begin
    MIR = 30'b0;
42
43
45 always@(posedge enable)
   start = 1'b1;
46
48 always@(negedge clk)
    begin
49
     if (start) begin
       case(state)
         2'b00 : state = 2'b01;
          2'b01 : state = 2'b10;
53
          2'b10 : state = 2'b11;
54
          2'b11 : state = 2'b00;
55
          default : state = state;
56
        endcase
57
58
      end
    end
60
always @(posedge clk)
    begin
     if (state == 2'b11) begin
63
        case(addr)
          FETCH2 : MIR = {MBRU,ROM[FETCH2][21:0]};
65
          JMPZ1 : if (Z_flag == 1'b0) MIR = {8'd33,ROM[JMPZ1][21:0]};
66
                   else MIR = {8'd34,ROM[JMPZ1][21:0]};
67
           JMNZ1 : if (Z_flag == 1'b1) MIR = {8'd38,ROM[JMNZ1][21:0]};
68
                   else MIR = {8'd39,ROM[JMNZ1][21:0]};
69
70
                  : check = 1'b1;
          default : MIR = ROM[addr];
        endcase
74 end
```

```
//define the microinstruction in the control store
77
78 initial
79 begin
80
81 ROM [0]
          = 30'b00000001_0000_0000000000_100_0_0000; //FETCH1
82 ROM [1]
          = 30'bXXXXXXX_0000_000000000_000_1_0000; //FETCH2
83 ROM[2]
          = 30'b00000010_0000_00000000000_000_0_0000; /NOP (check this)
          = 30'b00000100_0000_0000000000_010_0_00000; //LDAC1
84 ROM[3]
          = 30'b00000000_0100_000000001_000_0_0001; //LDAC2
85 ROM [4]
          = 30'b00000110_0011_0100000000_0000_0_0000; //STAC1
86 ROM [5]
87 ROM [6]
          = 30'b00000000_0000_0000000000_001_0_0000; //STAC2
          = 30'b00000000_1011_000000001_000_0_0000; //CLAC
88 ROM [7]
89 ROM [8]
          = 30'b0000000_0011_1000000000_0000_0_0000; //MVACMAR
          = 30'b00000000_0011_0000100000_0000_0_0000; //MVACC1
90 ROM [9]
91 ROM[10] = 30'b00000000_0011_0000010000_0000_0_0000; //MVACC2
92 ROM[11] = 30'b00000000_0011_0000001000_000_0_0000; //MVACC3
93 ROM[12] = 30'b00000000_0011_0001000000_0000_0000; //MVACL
94 ROM[13] = 30'b00000000_0011_0000000010_000_0_0000; //MVACE
95 ROM[14] = 30'b00000000_0011_000000100_000_0_0000; //MVACT
96 ROM[15] = 30'b00000000_0100_000000001_000_0_0101; //MVC1
97 ROM[16] = 30'b00000000_0100_000000001_000_0_0110; //MVC2
98 ROM[17] = 30'b00000000_0100_000000001_000_0_0111; //MVC3
99 ROM[18] = 30'b00000000_0100_000000001_000_0_1000; //MVT
100 ROM[19] = 30'b00000000_0101_000000001_000_0_0000; //INAC
101 ROM[20] = 30'b00000000_0110_000000001_000_0_0000; //DEAC
102 ROM[21] = 30'b00000000_0001_000000001_000_0_1000; //ADDT
103 ROM[22] = 30'b00000000_0001_000000001_000_0_0100; //ADDL
104 ROM[23] = 30'b00000000_0010_000000001_000_0_1001; //SUBE
105 ROM[24] = 30'b00000000_0010_000000001_000_0_0100; //SUBL
106 ROM[25] = 30'b00000000_1010_000000001_000_0_0000; //DIV
107 ROM[26] = 30'b00000000_0111_000000001_000_0_0000; //MUL2
108 ROM[27] = 30'b00000000_1000_00000001_000_0_0000; //MUL4
109 ROM[28] = 30'b00000000_1001_000000001_000_0_0000; //MUL512
111 ROM[29] = 30'b00011110_0000_000000000_100_0_00000; //JUMP1
112 ROM[30] = 30'b00011111_0100_000000000_000_0_0011; //JUMP2
ROM[31] = 30'b00000000_0000_0010000000_000_0000;
115 ROM[32] = 30'bxxxxxxxx_0000_000000000_000_0000; //JMPZ1
116 ROM[33] = 30'b00000000_0000_000000000_000_1_0000; //JMPZN1
ROM[34] = 30'b00100011_0000_000000000_100_0_0000; //JMPZY1
118 ROM[35] = 30'b00100100_0100_000000000_000_00011; //JMPZY2
119 ROM[36] = 30'b00000000_0000_0010000000_000_0_0000; //JMPZY3
121 ROM[37] = 30'bxxxxxxxx_0000_000000000_000_0000; //JMNZ1
ROM[38] = 30'b00000000_0000_000000000_000_1_0000; //JMNZY1
ROM[39] = 30'b00101000_0000_000000000_100_0_0000; //JMNZN1
ROM[40] = 30'b00101001_0100_0000000000_000_0_0011; //JMNZN2
  ROM[41] = 30'b00000000_0000_0010000000_000_0_0000; //JMNZN3
  ROM[42] = 30'b00000000_0100_000000001_000_0_0100; //MVL
128
129 end
130
  endmodule
131
133
134
135
136
```

```
      138

      139

      140

      141
```

### Listing 5: MAR

```
1 // Author : Dasun Premathilaka
2 // Last Updated : 29/06/2022
4 // MAR - Memory Address Register
5 // Stores the address of the memory location from/
6 // to which data is to be fetched/ stored
8 module MAR (
     input clk,
      input load,
      input [15:0] C_bus,
11
12
      output reg [15:0] data_address
13);
      always@(posedge clk)
14
15
          begin
              if (load) data_address <= C_bus;</pre>
16
17
19 endmodule
```

### Listing 6: MBRU

```
1 // Author : Dasun Premathilaka
2 // Last Updated : 28/06/2022
4 // MBRU - Memory Buffer Register Unit
_{5} // Loads and keeps the location of the instruction to be decoded
7 module MBRU (
     input clk,
      input fetch, //connects to the MIR fetch signal
9
      input [7:0] ins_in, //connects to the IRAM out
10
      output reg [7:0] ins_out //connects to the control store
11
12);
      always@(posedge clk)
          begin
              if (fetch) ins_out <= ins_in;</pre>
15
          end
18 endmodule
```

#### Listing 7: PC

```
/***********
                                 ********
_{\rm 2} EN3030 - Circuits and System Design
_3 180497C - 180554B - 180564F - 180574K
4 Designing a custom processor for Image Downsampling
6 Module : Program Counter
              *******************
8 module PC(
     input clk,
     input enable,
     input finish,
11
    input load,
12
    input inc,
13
  input [7:0] C_bus,
```

```
output reg [7:0] ins_address
16
17);
18
19 //initializing start flag and instruction address
20 reg start = 1'b0;
21
22 initial begin
ins_address = 8'b0;
24 end
26 //State block (to ensure CPI=4)
27 reg [1:0] state = 2'b0;
29 always@(posedge enable)
      start <= 1'b1;
30
31
32 always@(negedge clk)
     begin
           if (start) begin
35
               case (state)
36
                    2'b00 : state = 2'b01;
                    2'b01 : state = 2'b10;
37
                    2'b10 : state = 2'b11;
38
                    2'b11 : state = 2'b00;
39
                    default : state = state;
40
               endcase
41
42
           end
43
45 //Program counter functions
46 always@(posedge clk)
47
      begin
           if (finish) ins_address <= ins_address;</pre>
48
49
           else if (start) begin
50
               if (state == 2'b11 && load) begin
51
                    ins_address <= C_bus;</pre>
52
               else if (state == 2'b11 && inc) begin
                   ins_address <= ins_address + 8'b00000001;</pre>
56
57
               end
58
               else begin
59
                  ins_address <= ins_address;</pre>
60
               end
61
62
           end
63
       end
65 endmodule
```

#### Listing 8: B Bus Decoder

```
11 module decoder (
     // initializing registers
      input [15:0] L, C1 , C2 , C3 , T , E ,
      input [7:0] PC ,
14
      input [7:0] MDR ,
15
      input [7:0] MBRU ,
16
17
      input [3:0] B_Bus_ctrl ,
18
      output reg [15:0] B_Bus
19);
21 always @(L or C1 or C2 or C3 or T or E or PC or MDR or MBRU or B_Bus_ctrl or B_Bus)
22 begin
     case (B_Bus_ctrl)
23
          4'b0001 : B_Bus <= {8'b0 , MDR};
24
         4'b0010 : B_Bus <= {8'b0 , PC};
         4'b0011 : B_Bus <= {8'b0 , MBRU};
26
27
         4'b0100 : B_Bus <= L;
         4'b0101 : B_Bus <= C1;
         4'b0110 : B_Bus <= C2;
         4'b0111 : B_Bus <= C3;
          4'b1000 : B_Bus <= T;
          4'b1001 : B_Bus <= E;
          default : B_Bus <= 16'b0;</pre>
34
      endcase
35
36 end
38 endmodule
```

#### Listing 9: Processor

```
1 module processor(
    input enable,
      input clk,
3
4
      input [7:0] d_in,
5
     output [15:0] addr_out,
6
      output [7:0] dout,
      output finish,
      output read,
9
      output write
10
11 );
13 wire [7:0] ins_address;
14 wire [7:0] ins_in;
15 wire [7:0] ins_out;
16 wire [29:0] MIR;
17 wire [15:0] A_bus;
18 wire [15:0] B_bus;
19 wire [15:0] C_bus;
20 wire Z_flag;
21 wire [15:0] L_bus;
22 wire [15:0] C1_bus;
23 wire [15:0] C2_bus;
24 wire [15:0] C3_bus;
25 wire [15:0] T_bus;
26 wire [15:0] E_bus;
27 wire [7:0] MDR_bus;
28 wire finish_flag;
30 assign read = MIR[6];
31 assign write = MIR[5];
33 assign finish = finish_flag;
```

```
35 //control_unit
37 control_unit ctrl(
   .enable(enable),
38
      .clk(clk),
39
40
      .Z_flag(Z_flag),
41
      .addr(MIR[29:22]),
      .MBRU(ins_out),
      .MIR(MIR),
43
      .finish(finish_flag)
44
45);
47 //program_counter
49 PC PC(
.clk(clk),
     .enable(enable),
     .load(MIR[15]),
    .inc(MIR[4]),
    .C_bus(C_bus[7:0]),
55
     .ins_address(ins_address),
     .finish(finish)
56
57);
58
59 //instruction memory
60
61 IRAM IRAM (
   .clk(clk),
      .addr(ins_address),
      .dout(ins_in)
64
65);
67 //MBRU
69 MBRU MBRU (
clk(clk),
      .fetch(MIR[7]),
71
     .ins_in(ins_in),
73
      .ins_out(ins_out)
74);
76 //General Purpose Register - L
77 GPR L (
   .clk(clk),
78
79
     .load(MIR[14]),
     .C_bus(C_bus),
80
      .data_out(L_bus)
81
82 );
84 //General Purpose Register - C1
85 GPR C1 (
     .clk(clk),
      .load(MIR[13]),
87
      .C_bus(C_bus),
88
      .data_out(C1_bus)
89
90);
92 //General Purpose Register - C2
93 GPR C2 (
94 .clk(clk),
     .load(MIR[12]),
96 .C_bus(C_bus),
```

```
odata_out(C2_bus)
98);
99
100 //General Purpose Register - C3
101 GPR C3 (
.clk(clk),
103
      .load(MIR[11]),
      .C_bus(C_bus),
      .data_out(C3_bus)
106);
108 //General Purpose Register - T
109 GPR T (
.clk(clk),
      .load(MIR[10]),
111
112
113
      .C_bus(C_bus),
      .data_out(T_bus)
114 );
116 //General Purpose Register - E
117 GPR E (
.clk(clk),
119
      .load(MIR[9]),
. C_bus(C_bus),
120 . data
     .data_out(E_bus)
122 );
123
124 //Accumulator - AC
125 GPR AC (
.clk(clk),
      .load(MIR[8]),
127
      .C_bus(C_bus),
128
      .data_out(A_bus)
129
130 );
131
132 //MDR
133 MDR MDR (
     .clk(clk),
134
     .load(MIR[16]),
135
     .read(MIR[6]),
136
     .write(MIR[5]),
     .C_bus(C_bus[7:0]),
138
     .data_in_DRAM(d_in),
139
      .data_out_Bbus(MDR_bus),
140
141
      .data_out_DRAM(dout)
142 );
143
144 //MAR
145 MAR MAR(
   .clk(clk),
      .load(MIR[17]),
      .C_bus(C_bus),
       .data_address(addr_out)
149
150 );
151
152 //ALU
153 ALU ALU (
.A_bus(A_bus),
155
      .B_bus(B_bus),
156
     .operation(MIR[21:18]),
.C_bus(C_bus),
.enable(enable),
.clk(clk),
```

```
.Z_flag(Z_flag)
161 );
162
163 //decoder
164 decoder decoder (
     .L(L_bus),
       .C1(C1_bus),
166
       .C2(C2_bus),
       .C3(C3_bus),
       .T(T_bus),
       .E(E_bus),
       .PC(ins_address),
       .MDR(MDR_bus),
172
173
      .MBRU(ins_out),
      .B_Bus_ctrl(MIR[3:0]),
174
       .B_Bus(B_bus)
175
176 );
178 endmodule
```

# E Verilog Scripts: DRAM

#### Listing 10: DRAM

```
1 /***************
2 EN3030 - Circuits and System Design
3 180497C - 180554B - 180564F - 180574K
4 Designing a custom processor for Image Downsampling
6 Author: Avishka Sandeepa
7 Last Updated : 03/07/2022
8 Module : Data Random Access Memory
10
11 module DRAM (
12
   input [15:0] addr,
13
     input clk,
     input write,
     input read,
     input rd_en,
     input wr_en,
17
    input [7:0] din,
    output reg rd_done,
19
    output reg wr_done,
20
     output reg [7:0] dout
21
22 );
24 reg [7:0] RAM [65535:0];
26 reg [1:0] state = 2'b00;
28 initial begin
29 assign state = {wr_en,rd_en};
30 end
31
32 // parameter IDLE = 2'b00;
33 parameter DRAM_rd = 2'b01;
34 parameter proc_run = 2'b00;
35 parameter DRAM_wr = 2'b10;
37 // reg [2:0] state = IDLE;
```

```
40 always @(posedge clk) begin
       case (state)
41
42
           DRAM_rd :
43
                begin
44
                     $readmemb("E:/Users/dasun/Documents
45
                     /Proc_Downsampling/Python Scripts/image_cameraman.txt", RAM);
46
                     rd_done <= 1'b1;
                end
49
50
           proc_run :
51
                begin
                     if (wr_en == 1'b0)
52
                         if (write) begin
53
                             RAM[addr] <= din;</pre>
54
55
56
                         if (read) begin
                              dout <= RAM[addr];</pre>
                     else if (wr_en == 1'b1) state <=DRAM_wr;</pre>
61
                end
62
           DRAM_wr :
63
               begin
64
                     $writememb("E:/Users/dasun/Documents
65
                     /Proc_Downsampling/Python Scripts/
66
                     downsampled_image_cameraman.txt",RAM);
67
                     wr_done=1;
68
                end
70
71
72
       endcase
73 end
74
75
77 endmodule
```

# F Verilog Scripts: State Control

Listing 11: State Control

```
1 module state_control (
      input clk,
      input reset,
      input finish,
      input rd_done,
      input wr_done,
      output reg enable,
9
      output reg wr_en,
      output reg rd_en );
10
11
12
parameter IDLE = 3'b000;
parameter DRAM_rd = 3'b001;
parameter proc_run = 3'b010;
parameter DRAM_wr = 3'b011;
parameter complete = 3'b100;
reg [2:0] state = IDLE;
20
```

```
21 initial begin
       enable = 0;
       rd_en = 0;
23
       wr_en = 0;
24
25 end
26
27
  always @(posedge clk) begin
28
       case (state)
29
            IDLE :
30
                 begin
                      if (reset) begin
31
                           rd_en <= 1'b1;
32
                           wr_en <= 1'b0;
33
                           enable <= 1'b0;</pre>
34
                           state <= DRAM_rd;
35
                      end
36
37
                 end
            DRAM_rd :
                 begin
41
                      if (rd_done) begin
42
                           rd_en <= 1'b0;
43
                           wr_en <= 1'b0;
                           enable <= 1'b1;</pre>
44
                           state <= proc_run;</pre>
45
                      end
46
47
                 end
48
49
            proc_run :
                 begin
                      if (finish) begin
51
                           rd_en <= 1'b0;
52
                           wr_en <= 1'b1;
53
54
                           enable <= 1'b0;</pre>
                           state <= DRAM_wr;</pre>
55
56
                      end
57
                 end
58
            DRAM_wr :
                 begin
60
                      if (wr_done) begin
61
                           rd_en <= 1'b0;
62
                           wr_en <= 1'b0;
63
                           enable <= 1'b0;</pre>
64
                           state <= complete;</pre>
65
                      end
66
67
                 end
68
            complete :
69
70
                 begin
                      state <= complete;</pre>
72
                 end
73
       endcase
74 end
76 endmodule
```

# **G** Verilog Scripts : Clock

Listing 12: Clock

```
1 `timescale 1ns/1ps
2 module clock_gen (
```

# H Verilog Scripts: Master

Listing 13: Master

```
1 module MASTER (
      input reset
3 );
5 wire clk;
6 wire enable;
7 wire rd_en;
8 wire wr_en;
9 wire rd_done;
10 wire wr_done;
11 wire finish;
12 wire [15:0] addr_out;
13 wire [7:0] dout;
14 wire read;
15 wire write;
16 wire [7:0] din;
18 //State Control
19 state_control state_control(
   .reset(reset),
      .finish(finish),
21
      .clk(clk),
22
      .rd_done(rd_done),
23
    .ru_done(ru_done),
.wr_done(wr_done),
24
     .enable(enable),
25
     .rd_en(rd_en),
26
      .wr_en(wr_en)
27
28);
30 //Clock Generator
31 clock_gen clock_gen(
      .clk(clk)
33);
35 //DRAM
36 DRAM DRAM (
   .clk(clk),
37
     .rd_en(rd_en),
38
     .wr_en(wr_en),
39
     .rd_done(rd_done),
     .wr_done(wr_done),
      .din(dout),
42
      .addr(addr_out),
43
      .dout(din),
44
   .read(read),
45
```